

Properties of Digital Integrated Ccts.



# **Basic Logic Operations**



# **Basic Logic Operations**

- Combinational logic:
  - Output depends only on present value of the input.

© Dr. Anas

Sequential logic:

Output depends on present/past value of the input.

# **Basic Logic Operations**

- The voltages/currents in digital logic circuits have two possible states (according to positive voltage logic).
  - Low voltage corresponds to a binary <u>0</u>
  - <u>High</u> voltage corresponds to a binary <u>1</u>
- But according to negative voltage logic:
  - Low voltage corresponds to a binary <u>1</u>
  - <u>High</u> voltage corresponds to a binary <u>0</u>

# **Basic Building Blocks**



© Dr. Anas

Ch

1

Used to regenerate voltage levels by making degraded high levels higher and degraded low levels lower

5

# Voltage Transfer Characteristics (VTC) of Inverters



# **Voltage Transfer Characteristics** (VTC) of Inverters



#### Solution

1



# Noise in Digital Ccts.

- L ODr. Anas
- Noise:Fluctuations(variations, degredations) of the steady state voltage levels
- Noise margins:
  - Low noise margin
  - High noise margin
- Noise Sensitivities:
  - Low noise sensitivity
  - High noise sensitivity
- Noise Immunities (ability of a gate to reject noise) • Low noise immunity • High noise immunity  $V_{NIL} = V_{NSL} / V_{LS}$

 $V_{NML} = V_{IL} - V_{OL}$   $V_{NMH} = V_{OH} - V_{IH}$ 

$$V_{NSL} = V_M - V_{OL}$$
$$V_{NSH} = V_{OH} - V_M$$

## Fan-In and Fan-Out



© Dr. Anas

Ch

Fan-In: (less concern)
Number of inputs of a gate.

 Fan-Out: Number of outputs of a gate.

## Maximum Fan-Out of a Digital Gate



## Maximum Fan-Out of a Digital Gate





 Switching voltage high is low requires a finite amount of time, i.e., the output does not respond immediately (delay).

Dr. Anas

- *Propagation delay time (PDT)*: is the time interval btween the application of an input and the response of the resulting output.
- In BJTs, PDT is caused by the time required to store and remove the charge from the base region.
- In MOSFETs, PDT is caused by the metal oxide capacitance





#### Power dissipation:

- An ideal gate has a single power supply
- The power dissipated equals the power supplied
- The dissipated power in logic high and logic low states may differ



#### • Power-Delay product (speed-power product):

- Low power dissipation and short propagation delay are desirable for digital ICs.
- But, faster propagation delay times are achieved at the cost of increased power dissipation.
- As a figure of merit, power-delay product is defined

as 
$$PD = P_{DISS}(avg) \times t_p(avg)$$
 [J]: joules

The smaller the PD is, the more ideal the gate is.
Ideally PD=0 J.

## Assignment # 1



© Dr. Anas

1